### Functional Safety Information ## LM63635-Q1 ## Functional Safety FIT Rate, FMD, and Pin FMA #### **Table of Contents** | 1 Overview | 2 | |-------------------------------------------------|---| | 2 Functional Safety Failure In Time (FIT) Rates | | | 2.1 HTSSOP-16 Package | | | 2.2 WSON-12 Package | | | 3 Failure Mode Distribution (FMD) | | | 4 Pin Failure Mode Analysis (Pin FMA) | | | 4.1 PWP0016D (HTSSOP-16) Package | | | 4.2 DRR0012E (WSON-12) Package | | | 5 Revision History | | Overview www.ti.com #### 1 Overview This document contains information for LM63635-Q1 (HTSSOP-16 and WSON-12 packages) to aid in a functional safety system design. Information provided are: - Functional Safety Failure In Time (FIT) rates of the semiconductor component estimated by the application of industry reliability standards - Component failure modes and their distribution (FMD) based on the primary function of the device - Pin failure mode analysis (Pin FMA) Figure 1-1 shows the device functional block diagram for reference. Figure 1-1. Functional Block Diagram LM63635-Q1 was developed using a quality-managed development process, but was not developed in accordance with the IEC 61508 or ISO 26262 standards. # 2 Functional Safety Failure In Time (FIT) Rates 2.1 HTSSOP-16 Package This section provides Functional Safety Failure In Time (FIT) rates for the HTSSOP-16 package of LM63635-Q1 based on the following industry-wide used reliability standards: - Table 2-1 provides FIT rates based on IEC TR 62380 / ISO 26262 part 11 - Table 2-2 provides FIT rates based on the Siemens Norm SN 29500-2 Table 2-1. Component Failure Rates per IEC TR 62380 / ISO 26262 Part 11 | FIT IEC TR 62380 / ISO 26262 | FIT (Failures Per 10 <sup>9</sup> Hours) | |------------------------------|------------------------------------------| | Total Component FIT Rate | 17 | | Die FIT Rate | 7 | | Package FIT Rate | 10 | The failure rate and mission profile information in Table 2-1 comes from the Reliability data handbook IEC TR 62380 / ISO 26262 part 11: Mission Profile: Motor Control from Table 11 Power dissipation: 600 mW Climate type: World-wide Table 8 Package factor (lambda 3): Table 17b Substrate Material: FR4EOS FIT rate assumed: 0 FIT Table 2-2. Component Failure Rates per Siemens Norm SN 29500-2 | Table | Category | Reference FIT Rate | Reference Virtual T <sub>J</sub> | |-------|-----------------------------------------|--------------------|----------------------------------| | 5 | CMOS, BICMOS<br>Digital, analog / mixed | 25 FIT | 55°C | The Reference FIT Rate and Reference Virtual $T_J$ (junction temperature) in Table 2-2 come from the Siemens Norm SN 29500-2 tables 1 through 5. Failure rates under operating conditions are calculated from the reference failure rate and virtual junction temperature using conversion information in SN 29500-2 section 4. #### 2.2 WSON-12 Package This section provides Functional Safety Failure In Time (FIT) rates for the WSON-12 package of LM63635-Q1 based on the following industry-wide used reliability standards: - Table 2-3 provides FIT rates based on IEC TR 62380 / ISO 26262 part 11 - Table 2-4 provides FIT rates based on the Siemens Norm SN 29500-2 Table 2-3. Component Failure Rates per IEC TR 62380 / ISO 26262 Part 11 | FIT IEC TR 62380 / ISO 26262 | FIT (Failures Per 10 <sup>9</sup> Hours) | |------------------------------|------------------------------------------| | Total Component FIT Rate | 12 | | Die FIT Rate | 7 | | Package FIT Rate | 5 | The failure rate and mission profile information in Table 2-3 comes from the Reliability data handbook IEC TR 62380 / ISO 26262 part 11: Mission Profile: Motor Control from Table 11 Power dissipation: 600 mWClimate type: World-wide Table 8Package factor (lambda 3): Table 17b Substrate Material: FR4EOS FIT rate assumed: 0 FIT Table 2-4. Component Failure Rates per Siemens Norm SN 29500-2 | Table | Category | Reference FIT Rate | Reference Virtual T <sub>J</sub> | |-------|-----------------------------------------|--------------------|----------------------------------| | 5 | CMOS, BICMOS<br>Digital, analog / mixed | 25 FIT | 55°C | The Reference FIT Rate and Reference Virtual $T_J$ (junction temperature) in Table 2-4 come from the Siemens Norm SN 29500-2 tables 1 through 5. Failure rates under operating conditions are calculated from the reference failure rate and virtual junction temperature using conversion information in SN 29500-2 section 4. #### 3 Failure Mode Distribution (FMD) The failure mode distribution estimation for LM63635-Q1 in Table 3-1 comes from the combination of common failure modes listed in standards such as IEC 61508 and ISO 26262, the ratio of sub-circuit function size and complexity and from best engineering judgment. The failure modes listed in this section reflect random failure events and do not include failures due to misuse or overstress. Table 3-1. Die Failure Modes and Distribution | Die Failure Modes | Failure Mode Distribution (%) | |--------------------------------------------------|-------------------------------| | SW Output | 35% | | SW output not in specification voltage or timing | 45% | | SW driver FET suck on | 10% | | RESET false trip or fails to trip | 5% | | Short circuit any two pins | 5% | #### 4 Pin Failure Mode Analysis (Pin FMA) This section provides a Failure Mode Analysis (FMA) for the pins of the LM63635-Q1. The failure modes covered in this document include the typical pin-by-pin failure scenarios: - Pin short-circuited to Ground (see Table 4-2 and Table 4-6) - Pin open-circuited (see Table 4-3 and Table 4-7) - Pin short-circuited to an adjacent pin (see Table 4-4 and Table 4-8) - Pin short-circuited to VIN (see Table 4-5 and Table 4-9) These tables also indicate how these pin conditions can affect the device as per the failure effects classification in Table 4-1. **Table 4-1. TI Classification of Failure Effects** | Class | Failure Effects | |-------|-------------------------------------------------------------| | Α | Potential device damage that affects functionality | | В | No device damage, but loss of functionality | | С | No device damage, but performance degradation | | D | No device damage, no impact to functionality or performance | Following are the assumptions of use and the device configuration assumed for the pin FMA in this section: - Device used within the 'Recommended Operating Conditions' and the 'Absolute Maximum Ratings' found in the LM63635 data sheet. - Configuration as shown in the 'Example Application Circuit' found in the LM63635 data sheet. #### 4.1 PWP0016D (HTSSOP-16) Package Figure 4-1 shows the LM63635-Q1 pin diagram for the PWP0016D (HTSSOP-16) package. For a detailed description of the device pins please refer to the 'Pin Configuration and Functions' section in the LM63635 datasheet. Figure 4-1. Pin Diagram for PWP0016D(HTSSOP) #### Table 4-2. Pin FMA for Device Pins Short-Circuited to Ground | Pin Name | Pin No. | Description of Potential Failure Effect(s) | Failure<br>Effect<br>Class | | | |-----------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|--|--| | SW | 1,2 | Damage to internal power FET(s) and/or other internal circuits | Α | | | | BOOT | 3 | Damage to internal circuits | Α | | | | VCC | 4 | Fault mode will shut device off | В | | | | RT | 5 | Depends on exact application configuration. For application circuit as shown in the <i>Example Application Circuit</i> in the device data sheet, no effect will be produced. If an RT resistor is used the frequency will be set to 2.1MHz. If a zero Ohm jumper is used to connect the RT input to VCC, then the VCC output will be pulled to ground; see "short to ground on pin 4". | | | | | VSEL | 6 | Depends on exact application configuration. For application circuit as shown in the <i>Example Application Circuit</i> in the device data sheet, VCC will be shorted to ground; see "short to ground on pin 4". If a VSEL resistor is used, or if the VSEL input is pulled to ground with a zero Ohm jumper, then the output voltage will be set to 3.3V, before power-up. No effect after power-up. | В | | | | SYNC/MODE | 7 | Depends on exact application configuration. For application circuit as shown in the <i>Example Application Circuit</i> in the device data sheet, no effect will be produced. If a zero Ohm jumper is used to connect the SYNC/MODE input to VCC, then the VCC output will be pulled to ground; see "short to ground on pin 4". | В | | | | RESET | 8 | RESET functionality will be lost. | В | | | | FB | 9 | The regulator will operate at maximum duty cycle. Output voltage will rise to nearly the input voltage (VIN) level. Possible damage to customer load and/or output stage components may occur. No effect on device. | В | | | | AGND | 10 | No effect | D | | | | EN | 11 | Loss of ENABLE functionality Device will remain in shut-down mode. | В | | | | VIN | 12,13 | Device will not operate. No output voltage will be generated. Output capacitors will discharge through input short. Large reverse current may damage device. | | | | | N/C | 14 | No effect | D | | | | PGND | 15,16 | No effect | D | | | #### Table 4-3. Pin FMA for Device Pins Open-Circuited | Pin Name | Pin No. | Description of Potential Failure Effect(s) | Failure<br>Effect<br>Class | |-----------|---------|------------------------------------------------------------------------------------------------------------------------------------------|----------------------------| | SW | 1,2 | With both pins open: loss of output voltage. With one pin open: some loss of device performance. | В | | BOOT | 3 | Loss of output voltage regulation; low or no output voltage. | В | | VCC | 4 | VCC LDO will be unstable. Loss of output voltage regulation and possible damage to internal circuits. | А | | RT | 5 | Device switching frequency will drop to zero or become erratic. Loss of output voltage. | В | | VSEL | 6 | Device will enter ADJ mode when EN or VIN is cycled. Incorrect output voltage if fixed VOUT mode was intended. No effect after power-up. | С | | SYNC/MODE | 7 | Internal pull-down will place device in AUTO mode. | В | | RESET | 8 | RESET functionality will be lost. | В | | FB | 9 | Loss of output voltage regulation. Output voltage may rise or fall outside of intended regulation window. | В | | AGND | 10 | Loss of output voltage regulation. Possible damage to internal circuits. | Α | | EN | 11 | Loss of ENABLE functionality. Erratic operation; probable loss of regulation. | В | | VIN | 12,13 | With both pins open: loss of output voltage. With one pin open: possible device damage. | Α | | N/C | 14 | No effect | | | PGND | 15,16 | With either one or both pins open, possible device damage. | А | #### Table 4-4. Pin FMA for Device Pins Short-Circuited to Adjacent Pin | Pin Name | Pin No. | Shorted to | Description of Potential Failure Effect(s) | Failure<br>Effect<br>Class | |----------|---------|------------|--------------------------------------------|----------------------------| | SW | 1 | SW | No effect | D | #### Table 4-4. Pin FMA for Device Pins Short-Circuited to Adjacent Pin (continued) | Pin Name | Pin No. | Shorted to | Description of Potential Failure Effect(s) | Failure<br>Effect<br>Class | |-----------|---------|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------| | SW | 2 | воот | Loss of output regulation, possible damage to internal circuits | Α | | BOOT | 3 | VCC | Loss of output regulation, possible damage to internal circuits | Α | | VCC | 4 | RT | Depends on exact application configuration. For application circuit as shown in the <i>Example Application Circuit</i> in the device data sheet, VCC will be shorted to ground; see "short to ground on pin 4". For all other configurations, the effect will either be no change or erratic switching frequency; with possible damage to device internal circuits. | А | | RT | 5 | VSEL | Depends on exact application configuration. For application circuit as shown in the <i>Example Application Circuit</i> in the device data sheet, VCC will be shorted to ground; see "short to ground on pin 4". For all other configurations, the effect will either be no change or erratic output voltage and/or switching frequency; with possible damage to device internal circuits. | А | | VSEL | 6 | SYNC/MODE | Depends on exact application configuration. For application circuit as shown in the <i>Example Application Circuit</i> in the device data sheet, VCC will be shorted to ground; see "short to ground on pin 4". For all other configurations, the effect will either be no change or erratic operation and/or switching frequency; with possible damage to device internal circuits. | А | | SYNC/MODE | 7 | RESET | Depends on exact application configuration. For application circuit as shown in the <i>Example Application Circuit</i> in the device data sheet, RESET will be shorted to ground; see "short to ground on pin 8". For all other configurations, the effect will either be no change or erratic operation and/or loss of RESET and/or SYNC/MODE functionality; with possible damage to device internal circuits. | А | | FB | 9 | AGND | See "short to ground on pin 9" | В | | AGND | 10 | EN | See "short to ground on pin 11" | В | | EN | 11 | VIN | See "short to VIN on pin 11" | В | | VIN | 12,13 | N/C | No effect | D | | N/C | 14 | PGND | No effect | D | #### Table 4-5. Pin FMA for Device Pins Short-Circuited to VIN | Pin Name | Pin No. | Description of Potential Failure Effect(s) | Failure<br>Effect<br>Class | |-----------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------| | SW | 1,2 | Damage to internal power FET(s) and/or other internal circuits | А | | BOOT | 3 | Damage to internal circuits | А | | VCC | 4 | Damage to internal circuits for VIN>5.5 V | А | | RT | 5 | Depends on exact application configuration. For application circuit as shown in the <i>Example Application Circuit</i> in the device data sheet, no damage will occur. For all other configurations, damage to internal circuits will occur for VIN>5.5 V. | А | | VSEL | 6 | Damage to internal circuits for VIN>5.5 V | А | | SYNC/MODE | 7 | Depends on exact application configuration. For application circuit as shown in the <i>Example Application Circuit</i> in the device data sheet, no damage will occur. For all other configurations, damage to internal circuits will occur for VIN>5.5 V. | А | | RESET | 8 | Damage to internal circuits. | Α | | FB | 9 | Depends on exact application configuration. For application circuit as shown in the <i>Example Application Circuit</i> in the device data sheet, damage to internal circuits will occur for VIN>16 V. For operation in the ADJ mode, damage to internal circuits will occur for VIN>5.5 V. | А | | AGND | 10 | Possible damage to internal circuits or package | А | | EN | 11 | No damage to device. Loss of ENABLE functionality. | В | | VIN | 12,13 | No effect. | D | | N/C | 14 | No effect. | D | | PGND | 15,16 | Possible damage to internal circuits or package | А | #### 4.2 DRR0012E (WSON-12) Package Figure 4-2 shows the LM63635-Q1 pin diagram for the DRR0012E (WSON-12) package. For a detailed description of the device pins please refer to the 'Pin Configuration and Functions' section in the LM63635 datasheet. Figure 4-2. Pin Diagram for DRR0012E (WSON-12) #### Table 4-6. Pin FMA for Device Pins Short-Circuited to Ground | Pin Name | Pin No. | Description of Potential Failure Effect(s) | Failure<br>Effect<br>Class | |--------------------|---------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------| | SW | 1 | Damage to internal power FET(s) and/or other internal circuits | Α | | BOOT | 2 | Damage to internal circuits | Α | | VCC | VCC 3 Fault mode will shut device off | | В | | RT | 4 | Depends on exact application configuration. For application circuit as shown in the <i>Example Application Circuit</i> in the device data sheet, no effect will be produced. If an RT resistor is used the frequency will be set to 2.1MHz. If a zero Ohm jumper is used to connect the RT input to VCC, then the VCC output will be pulled to ground; see "short to ground on pin 3". | В | | VSEL | 5 | Depends on exact application configuration. For application circuit as shown in the <i>Example Application Circuit</i> in the device data sheet, VCC will be shorted to ground; see "short to ground on pin 3". If a VSEL resistor is used, or if the VSEL input is pulled to ground with a zero Ohm jumper, then the output voltage will be set to 3.3V, before power-up. No effect after power-up. | | | SYNC/MODE | 6 | Depends on exact application configuration. For application circuit as shown in the <i>Example Application Circuit</i> in the device data sheet, no effect will be produced. If a zero Ohm jumper is used to connect the SYNC/MODE input to VCC, then the VCC output will be pulled to ground; see "short to ground on pin 3". | В | | RESET | 7 | RESET functionality will be lost. | В | | FB 8 voltage (VIN) | | The regulator will operate at maximum duty cycle. Output voltage will rise to nearly the input voltage (VIN) level. Possible damage to customer load and/or output stage components may occur. No effect on device. | В | | AGND | 9 | No effect | D | | EN | 10 | Loss of ENABLE functionality Device will remain in shut-down mode. | В | | VIN | 12 | Device will not operate. No output voltage will be generated. Output capacitors will discharge through input short. Large reverse current may damage device. | Α | | N/C | 11 | No effect | D | | PGND | 13 | No effect | D | #### Table 4-7. Pin FMA for Device Pins Open-Circuited | Pin Name Pin No. | | Description of Potential Failure Effect(s) | | | |------------------|------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|---|--| | SW | 1 | With both pins open: loss of output voltage. With one pin open: some loss of device performance. | В | | | воот | 2 | Loss of output voltage regulation; low or no output voltage. | В | | | VCC | VCC LDO will be unstable. Loss of output voltage regulation and possible damage to interciprocal circuits. | | А | | | RT | 4 | Device switching frequency will drop to zero or become erratic. Loss of output voltage. | В | | | VSEL 5 | | Device will enter ADJ mode when EN or VIN is cycled. Incorrect output voltage if fixed VOUT mode was intended. No effect after power-up. | С | | | SYNC/MODE | 6 | Internal pull-down will place device in AUTO mode. | В | | | RESET | 7 | RESET functionality will be lost. | В | | | FB 8 | | Loss of output voltage regulation. Output voltage may rise or fall outside of intended regulation window. | В | | | AGND | 9 | Loss of output voltage regulation. Possible damage to internal circuits. | Α | | | EN | 10 | Loss of ENABLE functionality. Erratic operation; probable loss of regulation. | В | | | VIN | 12 | With both pins open: loss of output voltage. With one pin open: possible device damage. | А | | | N/C | 11 | No effect | D | | | PGND | 13 | With either one or both pins open, possible device damage. | Α | | #### Table 4-8. Pin FMA for Device Pins Short-Circuited to Adjacent Pin | Pin Name | Pin No. | Shorted to | Description of Potential Failure Effect(s) | Failure<br>Effect<br>Class | |----------|---------|------------|-----------------------------------------------------------------|----------------------------| | SW | 1 | воот | Loss of output regulation, possible damage to internal circuits | Α | #### Table 4-8. Pin FMA for Device Pins Short-Circuited to Adjacent Pin (continued) | Pin Name | Pin No. | Shorted to | Description of Potential Failure Effect(s) | Failure<br>Effect<br>Class | |----------|---------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------| | воот | 2 | VCC | Loss of output regulation, possible damage to internal circuits | Α | | VCC | 3 | RT | Depends on exact application configuration. For application circuit as shown in the <i>Example Application Circuit</i> in the device data sheet, VCC will be shorted to ground; see "short to ground on pin 3". For all other configurations, the effect will either be no change or erratic switching frequency; with possible damage to device internal circuits. | А | | RT | 4 | VSEL | Depends on exact application configuration. For application circuit as shown in the <i>Example Application Circuit</i> in the device data sheet, VCC will be shorted to ground; see "short to ground on pin 3". For all other configurations, the effect will either be no change or erratic output voltage and/or switching frequency; with possible damage to device internal circuits. | А | | VSEL | 5 | SYNC/MODE | Depends on exact application configuration. For application circuit as shown in the <i>Example Application Circuit</i> in the device data sheet, VCC will be shorted to ground; see "short to ground on pin 3". For all other configurations, the effect will either be no change or erratic operation and/or switching frequency; with possible damage to device internal circuits. | A | | RESET | 7 | FB | Loss of regulation. Output voltage unstable. Possible damage to device. | Α | | FB | 8 | AGND | See "short to ground on pin 8" | В | | AGND | 9 | EN | See "short to ground on pin 10" | В | | EN | 10 | N/C | No effect | D | | N/C | 11 | VIN | No effect | D | Revision History Www.ti.com #### Table 4-9. Pin FMA for Device Pins Short-Circuited to VIN | Pin Name Pin No. | | Description of Potential Failure Effect(s) | | | |------------------|----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|--| | SW | 1 | Damage to internal power FET(s) and/or other internal circuits | А | | | BOOT | 2 | Damage to internal circuits | А | | | VCC | 3 | Damage to internal circuits for VIN>5.5 V | Α | | | RT | 4 | Depends on exact application configuration. For application circuit as shown in the <i>Example Application Circuit</i> in the device data sheet, no damage will occur. For all other configurations, damage to internal circuits will occur for VIN>5.5 V. | А | | | VSEL | 5 | Damage to internal circuits for VIN>5.5 V | Α | | | SYNC/MODE | 6 | Depends on exact application configuration. For application circuit as shown in the <i>Example Application Circuit</i> in the device data sheet, no damage will occur. For all other configurations, damage to internal circuits will occur for VIN>5.5 V. | А | | | RESET | 7 | Damage to internal circuits. | Α | | | FB | 8 | Depends on exact application configuration. For application circuit as shown in the <i>Example Application Circuit</i> in the device data sheet, damage to internal circuits will occur for VIN>16 V. For operation in the ADJ mode, damage to internal circuits will occur for VIN>5.5 V. | А | | | AGND | 9 | Possible damage to internal circuits or package | Α | | | EN | 10 | No damage to device. Loss of ENABLE functionality. | В | | | VIN | 12 | No effect. | D | | | N/C | 11 | No effect. | D | | | PGND | 13 | Possible damage to internal circuits or package | А | | #### **5 Revision History** NOTE: Page numbers for previous revisions may differ from page numbers in the current version. | Changes from Revision A (April 2020) to Revision B (October 2020) | | | | | | |-----------------------------------------------------------------------|---|--|--|--|--| | Added Component Failure Rates per Siemens Norm SN 29500-2 tables | 3 | | | | | | Changes from Revision * (April 2020) to Revision A (April 2020) Page | | | | | | | Added pin FMEA information | 6 | | | | | #### IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated