Diese Website verwendet Cookies. Durch die Nutzung dieser Website stimmen Sie der Verwendung von Cookies zu. Weitere Informationen finden Sie in unseren Datenschutzrichtlinie.

EPF10K30AQC240-3N +BOM

0.3um Technology

EPF10K30AQC240-3N Allgemeine Beschreibung

The EPF10K30AQC240-3N FPGA, a member of Altera's Cyclone family, stands as a beacon of versatility and performance in the realm of programmable logic devices. Boasting a formidable arsenal of 30,000 logic cells and a robust total of 240 pins ensconced within its Quad Flat Package (QFP), this FPGA exemplifies the epitome of engineering prowess

Intel Inventar

Hauptmerkmale

The industrys first embedded programmable logic device (PLD) family, providing System-on-a-Programmable-Chip (SOPC) integration

Embedded array for implementing megafunctions, such as efficient memory and specialized logic functions

Logic array for general logic functions

High density

10,000 to 250,000 typical gates (see Tables 1 and 2)

Up to 40,960 RAM bits; 2,048 bits per embedded array block (EAB), all of which can be used without reducing logic capacity

System-level features

MultiVoltTM I/O interface support

5.0-V tolerant input pins in FLEX 10KA devices

Low power consumption (typical specification less than 0.5 mA in standby mode for most devices)

FLEX 10K and FLEX 10KA devices support peripheral component interconnect Special Interest Group (PCI SIG) PCI Local Bus Specification, Revision 2.2

FLEX 10KA devices include pull-up clamping diode, selectable on a pin-by-pin basis for 3.3-V PCI compliance

Select FLEX 10KA devices support 5.0-V PCI buses with eight or fewer loads

Built-in Joint Test Action Group (JTAG) boundary-scan test (BST) circuitry compliant with IEEE Std. 1149.1-1990, available without consuming any device logic

Devices are fabricated on advanced processes and operate with a 3.3-V or 5.0-V supply voltage (see Table 3

In-circuit reconfigurability (ICR) via external configuration device, intelligent controller, or JTAG port

ClockLockTM and ClockBoostTM options for reduced clock delay/skew and clock multiplication

Built-in low-skew clock distribution trees

100% functional testing of all devices; test vectors or scan chains are not required

Flexible interconnect

FastTrack Interconnect continuous routing structure for fast, predictable interconnect delays

Dedicated carry chain that implements arithmetic functions such as fast adders, counters, and comparators (automatically used by software tools and megafunctions)

Dedicated cascade chain that implements high-speed, high-fan-in logic functions (automatically used by software tools and megafunctions)

Tri-state emulation that implements internal tri-state buses

Up to six global clock signals and four global clear signals

Powerful I/O pins

Individual tri-state output enable control for each pin

Open-drain option on each I/O pin

Programmable output slew-rate control to reduce switching noise

FLEX 10KA devices support hot-socketing

Peripheral register for fast setup and clock-to-output delay

Flexible package options

Available in a variety of packages with 84 to 600 pins (see Tables 4 and 5)

Pin-compatibility with other FLEX 10K devices in the same package

FineLine BGATM packages maximize board space efficiency

Software design support and automatic place-and-route provided by Altera development systems for Windows-based PCs and Sun SPARCstation, HP 9000 Series 700/800 workstations

Additional design entry and simulation support provided by EDIF 2 0 0 and 3 0 0 netlist files, library of parameterized modules (LPM), DesignWare components, Verilog HDL, VHDL, and other interfaces to popular EDA tools from manufacturers such as Cadence, Exemplar Logic, Mentor Graphics, OrCAD, Synopsys, Synplicity, VeriBest, and Viewlogic

Intel Originalbestand
Intel Inventar

Spezifikationen

Programmabe Not Verified Number of LABs/CLBs 216
Number of Logic Elements/Cells 1728 Total RAM Bits 12288
Number of I/O 189 Number of Gates 69000
Voltage - Supply 3V ~ 3.6V Mounting Type Surface Mount
Operating Temperature 0°C ~ 70°C (TA)

Servicerichtlinien und andere

After-Sales- und Abwicklungsbezogen

payment Zahlung

Bezahlverfahren

hsbc
TT/Überweisung
paypal
Paypal
wu
Western Union
mg
Geldgramm

Für alternative Zahlungskanäle kontaktieren Sie uns bitte unter:

[email protected]
Versand Versand & Verpackung

Versandart

fedex
Fedex
ups
UPS
dhl
DHL
tnt
NTN
Verpackung

AVAQ bestimmt und verpackt alle Geräte auf der Grundlage der Schutzanforderungen gegen elektrostatische Entladung (ESD) und Feuchtigkeitsempfindlichkeit (MSL)..

Garantie Garantie

Wir versprechen, 365 Tage Qualitätssicherung für alle unsere Produkte zu bieten.

Rezensionen

You need to log in to reply. Anmelden | Melden Sie sich an